首页 | 本学科首页   官方微博 | 高级检索  
     检索      

UWB中Viterbi译码器的FPGA设计与实现
引用本文:王朝刚,卢晓春.UWB中Viterbi译码器的FPGA设计与实现[J].时间频率学报,2009,32(1):63-69.
作者姓名:王朝刚  卢晓春
作者单位:1. 中国科学院国家授时中心,西安,710600;中国科学院研究生院,北京,100039
2. 中国科学院国家授时中心,西安,710600
基金项目:国家高技术研究发展计划(863计划),西部之光资助项目 
摘    要:由于差错控制在超宽带室内导航系统中占据着十分重要的位置,并考虑到IEEE802.15.3a标准采用卷积编码和Viterbi译码来进行差错控制,因此利用现场可编程门阵列(FPGA)设计实现了一种约束长度为7,译码深度为64的全并行Viterbi译码器。本设计在xilinx ISE9.2环境下进行了综合,并采用Modelsim6.0对整个设计进行了仿真。仿真结果表明,该设计能够满足超宽带系统的要求。

关 键 词:超宽带(UWB)  加比选(ACS)模块  Viterbi译码器  现场可编程门阵列(FPGA)

Design and Implementation of Viterbi Decoder Based on FPGA for UWB
WANG Chao-gang,LU Xiao-chun.Design and Implementation of Viterbi Decoder Based on FPGA for UWB[J].Journal of Time and Frequency,2009,32(1):63-69.
Authors:WANG Chao-gang  LU Xiao-chun
Institution:WANG Chao-gang, LU Xiao-chun(1. National Time Service Center, Chinese Academy of Sciences, Xi'an 710600, China; 2. Graduate University of Chinese Academy of Sciences, Beijing 100039, China)
Abstract:Since it is very important to lower the error rate of the transition data in indoor navigation systems based on UWB technology, and a convolution encoder and a Viterbi decoder in channel coding are employed to control the error rate in the IEEE 802.15.3a protocol, a parallel Viterbi decoder has been designed and implemented, for which a constraint length of 7 and a trace back depth of 64 have been achieved. The design has been synthesized in Xilinx ISE 9.2 and simulated in Modelsim 6.0. The simulation results indicate that the design can match the request of the UW-B system.
Keywords:ultra wideband(UWB)  add-compare-select unit  Viterbi decoder  field programmable gate array(FPGA)
本文献已被 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号